# Homework 3 Design for Testability with DFT Compiler and TetraMAX

Dr. Yu-Cheng Fan

National Taipei University of Technology, Taipei, Taiwan

#### Outline

- DFT Concept
- TetraMAX Overview

#### **DFT Concept**

- Design For Testability
- What is Testing
  - Testing is a process of determining whether a device is good (function correctly) or not.
  - Testing includes <u>test pattern generation</u>, <u>application</u> and <u>output</u> evaluation.
- Why testing?
  - In order to guarantee the product quality, reliability, performances, etc.
  - Cost is the most important.

# **Test Circuit Design Flow**



# Overview of DFT Compiler Flow



#### Automatic Test Pattern Generator(ATPG)

- Generate the test patterns for target fault model and keep the number of test pattern as small as possible.
- We will use Synopsys Tetramax EDA tool to automatically generate test pattern.
- Besides, "fault coverage" of the testing circuits can also be estimated.

#### **ATPG Flow in TetraMAX**



#### TetraMAX ATPG Command Modes

#### BUILD mode:

- Initial mode
- Read in design, libraries, models
- Construct ATPG simulation model in preparation for DRCs

#### DRC mode:

- Testability Design Rule Checks (DRCs) are performed
- Successful conclusion of DRCs sets mode to "TEST"

#### ■ TEST mode:

- ATPG, Fault Simulation, Fault Diagnosis are performed
- Test program files, simulation testbenches, etc. written out

#### **Test Pattern Generation**

- $\blacksquare$  TA/0={10}, TA/1={00}
- $\blacksquare$  TB/0={01}, TB/1={00}
- $\blacksquare$  Ty/0={01}or{10}or{11},Ty/1={00}
- $T = \{00,01,10\}$



| Α | В | Υ | Y(A/0) | Y(A/1) | Y(B/0) | Y(B/1) | Y(Y/0) | Y(Y/1) |
|---|---|---|--------|--------|--------|--------|--------|--------|
| 0 | 0 | 0 | 0      | 1      | 0      | 1      | 0      | 1      |
| 0 | 1 | 1 | 1      | 1      | 0      | 1      | 0      | 1      |
| 1 | 0 | 1 | 0      | 1      | 1      | 1      | 0      | 1      |
| 1 | 1 | 1 | 1      | 1      | 1      | 1      | 0      | 1      |

#### **Fault Coverage**

■ Fault coverage (FC) is the measure of the ability of a test set to detect a given class of faults that may occur on the device under test (DUT).

$$FC = \frac{\text{# faults detected}}{\text{# faults in fault list}}$$



| Test Pattern (A,B)  | Faults Detected | Fault Coverage |
|---------------------|-----------------|----------------|
| {(0,0)}             | A/1, B/1, Y/1   | 3/6= 50%       |
| {(0,1)}             | B/0, Y/0        | 2/6=33.33%     |
| {(1,1)}             | Y/0             | 1/6=16.67%     |
| {(0,0),(0,1),(1,1)} | all             | 6/6= 100%      |

#### Lab

- Objective
  - Understand the baseline DFT Compiler flow.
  - Learn how to use TrtraMAX after we generated the STIL procedure file and synthesized netlist from DFT Compiler.

# **Getting Start**

- Enter the directory (open terminal)
  - cd electronic\_circuit\_102

```
[t101418095@is1abx6~]$ cd electronic_circuit_102
```

- Copy files
  - cp -r /home/standard/electronic\_circuit\_102/lab7.
- Enter the directory
  - cd lab7
- Invoke the Design Vision XG mode
  - dv

# **Read Design**

Read files



# **DFT Compiler Flow(1/5)**

Create test protocol and Perform pre-DFT DRC



- create\_port -dir in SCAN\_IN
- create\_port -dir out SCAN\_OUT
- create\_port -dir in SCAN\_EN
- set\_dft\_signal -view exist -type ScanClock -timing {45 55} port clock
- set\_dft\_signal -view exist -type Reset -active\_state 1 -port reset
- create\_test\_protocol
- dft\_drc

# **DFT Compiler Flow(2/5)**

- Perform Test-Ready Compile
  - compile -scan -map\_effort high -area\_effort high boundary\_optimization

# **DFT Compiler Flow(3/5)**

#### Specify test components

- set\_scan\_configuration -chain\_count 1 -clock\_mixing
   mix\_clocks\_not\_edges -internal\_clocks single -add\_lockup
   false
- set\_dft\_signal -view spec -port SCAN\_IN -type ScanDataIn
- set\_dft\_signal -view spec -port SCAN\_OUT -type
   ScanDataOut
- set\_dft\_signal -view spec -port SCAN\_EN -type ScanEnable active\_state 1
- set\_scan\_path chain1 -scan\_data\_in SCAN\_IN scan\_data\_out SCAN\_OUT

# **DFT Compiler Flow(4/5)**

- Preview the scan synthesis, if it is ok, then insert scan.
  - preview\_dft -show all
  - insert\_dft

# **DFT Compiler Flow(5/5)**

- Check scan rules after scan inserting and report the result.
  - dft\_drc -coverage\_estimate

What was the test coverage reported? \_\_\_\_\_ %

- How many scan chains did you get? \_\_\_\_\_
  - report\_scan\_path -view existing\_dft -chain all
- How many flip-flops are in each chain? \_\_\_\_\_
  - report\_scan\_path -view existing\_dft -cell all

#### Save File For TrtraMAX

- Save synthesized netlist & STIL procedure file
  - write -format verilog -hier -out chip\_scan.vg
  - write\_test\_protocol -out chip\_scan.spf
- Now you can close Design Vision

# **Open TetraMAX**

- Invoke TetraMAX
  - □ tmax &
- Set messages
  - set\_messages -log chip.log -replace

```
BUILD-T> set_messages -log chip.log -replace
```

#### TetraMAX(1/3)

- Read in library and netlist file
  - read\_netlist tsmc18.v
  - read\_netlist chip\_scan.vg
- Build the fault simulation model
  - run\_build\_model alu

#### TetraMAX(2/3)

- Run design rule checking using STIL procedure file
  - set\_rules C4 ignore
  - run\_drc chip\_scan.spf
- Add fault list
  - add\_faults -all

#### TetraMAX(3/3)

#### Run ATPG

- set\_pat -internal
- run\_atpg –auto
- set\_faults -fault\_coverage
- set\_faults -summary verbose
- report\_summaries

| How many patterns needed? |  |
|---------------------------|--|
|---------------------------|--|

- What is the total fault count?
- What is the test coverage? \_\_\_\_\_ %
- What is the fault coverage? \_\_\_\_\_\_ %

| Uncollapsed Stuck Fault Sum                                                                                                                                             | _                                      | -                                                   |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------|--|--|--|
| fault class                                                                                                                                                             | code                                   | #faults                                             |  |  |  |
| Detected detected_by_simulation detected_by_implication Possibly detected Undetectable undetectable-redundant ATPG untestable atpg_untestable-not_detected Not detected | DI<br>PT<br>UD<br>UR<br>AU<br>AN<br>ND | 1130<br>(1060)<br>(70)<br>0<br>7<br>(7)<br>5<br>(5) |  |  |  |
| total faults test coverage fault coverage  Pattern Summary Report  #internal patterns #basic_scan patterns                                                              |                                        |                                                     |  |  |  |



Answer

